# MC100EP195

### PROGRAMMABLE DELAY CHIP

32 Lead TQFP ASTIC PACKAGE CASE TBD

**Pinout:** 

32-Lead

П

(TBD)



## Product Preview Programmable Delay Chip

- 10ns Maximum Case Delay Range
- ≈20ps/Delay Step Resolution
- >1.0GHz Bandwidth
- PECL mode: 3.0V to 5.5V  $V_{CC}$  with  $V_{EE} = 0V$
- ECL mode: 0V V<sub>CC</sub> with  $V_{EE} = -3.0V$  to -5.5V
- On Chip Cascade Circuitry
- 75KΩ Input Pulldown Resistors
- Q Output will default LOW with inputs open or at VEE
- ESD Protection: >4KV HBM, >200V MM
- VBB Output
- New Differential Input Common Mode Range
- Moisture Sensitivity Level 1, Indefinite Time Out of Drypack
- Flammability Rating: UL-94 code V-0 @ 1/8", Oxygen Index 28 to 34
- Transistor Count = TBD devices

The MC100EP195 is a programmable delay chip (PDC) designed primarily for clock de-skewing and timing adjustment. It provides variable delay of a differential LVECL input transition.

The delay section consists of a chain of gates organized as shown in the logic symbol. The first two delay elements feature gates that have been modified to have delays 1.25 and 1.5 times the basic gate delay of approximately 80 ps. These two elements provide the EP195 with a digitally-selectable resolution of approximately 20 ps. The required device delay is selected by the seven address inputs D[0:8], which are latched on chip by a high signal on the latch enable (LEN) control. When LEN is low latch inputs are transparent and will allow dynamic changes.

Because the delay programmability of the EP195 is achieved by purely differential ECL gate delays the device will operate at frequencies of >1.0 GHz while maintaining over 600 mV of output swing.

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.



Γ

Γ

Γ

П

### ECLinPS Plus™ MC100EP195

The EP195 thus offers very fine resolution, at very high frequencies, that is selectable entirely from a digital input allowing for very accurate system clock timing.

A tenth latched input, D9, is provided for cascading multiple PDC's for increased programmable range. The cascade logic allows full control of multiple PDC's, at the expense of only a single added line to the data bus for each additional PDC, without the need for any external gating.

#### **PIN NAMES**

| Pin              | Function                 |
|------------------|--------------------------|
| IN/ĪN            | Signal Input             |
| ĒN               | Input Enable             |
| D[0:9]           | Mux Select Inputs        |
| $Q/\overline{Q}$ | Signal Output            |
| LEN              | Latch Enable             |
| SET MIN          | Min Delay Set            |
| SET MAX          | Max Delay Set            |
| CASCADE          | Cascade Signal Output    |
| V <sub>BB</sub>  | Output Voltage Reference |





| Symbol                               | RACTERISTICS (V <sub>EE</sub> = )<br>Characteristic                                                           |       | 0°C      |        | 25°C               |        |         | 85°C |      |                                                            |      |           |
|--------------------------------------|---------------------------------------------------------------------------------------------------------------|-------|----------|--------|--------------------|--------|---------|------|------|------------------------------------------------------------|------|-----------|
|                                      |                                                                                                               | Min   | Тур      | Max    | Min                | Тур    | Max     | Min  | Тур  | Max                                                        | Unit | Condition |
| IН                                   | Input HIGH Current                                                                                            |       |          | 150    |                    |        | 150     |      |      | 150                                                        | μA   |           |
| IEE                                  | Power Supply Current                                                                                          |       |          | TBD    |                    |        |         |      |      | TBD                                                        | mA   |           |
| AC CHA                               | RACTERISTICS (V <sub>EE</sub> = )                                                                             | VEE(m | in) to V | 'EE(ma | x); V <sub>C</sub> | c = Vc | ;CO = ( | GND) |      |                                                            |      |           |
|                                      |                                                                                                               | 0°C   |          |        | 25°C               |        |         | 85°C |      |                                                            |      |           |
| Symbol                               | Characteristic                                                                                                | Min   | Тур      | Max    | Min                | Тур    | Max     | Min  | Тур  | Max                                                        | Unit | Notes     |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation Delay<br>IN to Q; Tap = 0<br>IN to Q; Tap = 508<br>EN to Q; Tap = 0<br>D7 to CASCADE              |       |          |        |                    |        |         |      |      | TBD                                                        | ps   |           |
| <sup>t</sup> RANGE                   | Programmable Range<br>tpD (max) – tpD (min)                                                                   |       |          |        |                    |        |         |      |      |                                                            | ps   |           |
| Δt                                   | Step Delay<br>D0 High<br>D1 High<br>D2 High<br>D3 High<br>D4 High<br>D5 High<br>D6 High<br>D7 High<br>D8 High |       |          |        |                    |        |         |      |      | 20<br>40<br>80<br>120<br>240<br>480<br>960<br>1920<br>3840 | ps   | 6         |
| Lin                                  | Linearity                                                                                                     | D1    | D0       |        | D1                 | D0     |         | D1   | D0   |                                                            |      | 7         |
| <sup>t</sup> SKEW                    | Duty Cycle Skew<br><sup>t</sup> PHL <sup>_t</sup> PLH                                                         |       | ±30      |        |                    | ±30    |         |      | ±30  |                                                            | ps   | 1         |
| t <sub>S</sub>                       | Setup Time<br>D to LEN<br>D to IN<br>EN to IN                                                                 |       | 0        |        |                    | 0      |         |      | 0    |                                                            | ps   | 2<br>3    |
| t <sub>h</sub>                       | Hold Time<br>LEN to D<br>IN to EN                                                                             |       |          |        |                    |        |         |      |      |                                                            | ps   | 4         |
| <sup>t</sup> R                       | Release Time<br>EN to IN<br>SET MAX to LEN<br>SET MIN to LEN                                                  |       |          |        |                    |        |         |      |      |                                                            | ps   | 5         |
| <sup>t</sup> jit                     | Jitter                                                                                                        |       | <5.0     |        |                    | <5.0   |         |      | <5.0 |                                                            | ps   | 8         |
| t <sub>r</sub><br>t <sub>f</sub>     | Output Rise/Fall Time<br>20–80% (Q)<br>20–80% (CASCADE)                                                       |       | TBD      |        |                    |        |         |      |      |                                                            | ps   |           |

1. Duty cycle skew guaranteed only for differential operation measured from the cross point of the input to the cross point of the output.

2. This setup time defines the amount of time prior to the input signal the delay tap of the device must be set.

3. This setup time is the minimum time that EN must be asserted prior to the next transition of IN/IN to prevent an output response greater than ±75 mV to that IN/IN transition.

4. This hold time is the minimum time that EN must remain asserted after a negative going IN or positive going IN to prevent an output response greater than ±75 mV to that IN/IN transition.

5. This release time is the minimum time that EN must be deasserted prior to the next IN/IN transition to ensure an output response that meets the specified IN to Q propagation delay and transition times.

6. Specification limits represent the amount of delay added with the assertion of each individual delay control pin. The various combinations of asserted delay control inputs will typically realize D0 resolution steps across the specified programmable range.

7. The linearity specification guarantees to which delay control input the programmable steps will be monotonic (i.e. increasing delay steps for increasing binary counts on the control inputs Dn). Typically the device will be monotonic to the D0 input, however under worst case conditions and process variation, delays could decrease slightly with increasing binary counts when the D0 input is the LSB. With the D1 input as the LSB the device is guaranteed to be monotonic over all specified environmental conditions and process variation.

8. The jitter of the device is less than what can be measured without resorting to very tedious and specialized measurement techniques.



Figure 1. Cascading Interconnect Architecture

#### **Cascading Multiple EP195's**

To increase the programmable range of the EP195 internal cascade circuitry has been included. This circuitry allows for the cascading of multiple EP195's without the need for any external gating. Furthermore this capability requires only one more address line per added EP195. Obviously cascading multiple PDC's will result in a larger programmable range however this increase is at the expense of a longer minimum delay.

Figure 1 illustrates the interconnect scheme for cascading two EP195's. As can be seen, this scheme can easily be expanded for larger EP195 chains. The D9 input of the EP195 is the cascade control pin. With the interconnect scheme of Figure 1 when D9 is asserted it signals the need for a larger programmable range than is achievable with a single device.

An expansion of the latch section of the block diagram is pictured below. Use of this diagram will simplify the explanation of how the cascade circuitry works. When D9 of chip #1 above is low the cascade output will also be low while the cascade bar output will be a logical high. In this condition the SET MIN pin of chip #2 will be asserted and thus all of the latches of chip #2 will be reset and the device will be set at its minimum delay. Since the RESET and SET inputs of the latches are overriding any changes on the A0–A8 address bus will not affect the operation of chip #2. Chip #1 on the other hand will have both SET MIN and SET MAX de-asserted so that its delay will be controlled entirely by the address bus A0–A8. If the delay needed is greater than can be achieved with 127.75 gate delays (111111 on the A0–A8 address bus) D9 will be asserted to signal the need to cascade the delay to the next EP195 device. When D9 is asserted the SET MIN pin of chip #2 will be de-asserted and the delay will be controlled by the A0–A8 address bus. Chip #1 on the other hand will have its SET MAX pin asserted resulting in the device delay to be independent of the A0–A8 address bus.

When the SET MAX pin of chip #1 is asserted the D0 and D1 latches will be reset while the rest of the latches will be set. In addition, to maintain monotonicity an additional gate delay is selected in the cascade circuitry. As a result when D9 of chip #1 is asserted the delay increases from 127.75 gates to 128 gates. A 128 gate delay is the maximum delay setting for the EP195.

To expand this cascading scheme to more devices one simply needs to connect the D9 input and CASCADE outputs of the current most significant EP195 to the new most significant EP195 in the same manner as pictured in Figure 1. The only addition to the logic is the increase of one line to the address bus for cascade control of the second PDC.



TO SELECT MULTIPLEXERS

Figure 2. Expansion of the Latch Section of the E195 Block Diagram

#### MC100EP195 ECLinPS Plus™

#### **OUTLINE DIMENSIONS TBD SUFFIX** PLASTIC PACKAGE CASE TBD

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application is which the failure of the Motorola products are not designed. applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and (A) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 1–303–675–2140 or 1–800–441–2447

Customer Focus Center: 1-800-521-6274

Mfax™: RMFAX0@email.sps.mot.com - TOUCHTONE 1-602-244-6609 Motorola Fax Back System - http://sps.motorola.com/mfax/

HOME PAGE: http://motorola.com/sps/



Mfax is a trademark of Motorola, Inc.

JAPAN: Motorola Japan Ltd.; SPD, Strategic Planning Office, 141, 4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan. 81-3-5487-8488

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, - US & Canada ONLY 1-800-774-1848 2, Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong. 852-26629298